### **Features** - Utilizes the AVR® RISC Architecture - AVR High-performance and Low-power RISC Architecture - 89 Powerful Instructions Most Single Clock Cycle Execution - 32 x 8 General Purpose Working Registers - Up to 12 MIPS Throughput at 12 MHz - Data and Nonvolatile Program Memory - 1K Bytes of In-System Programmable Flash Endurance: 1,000 Write/Erase Cycles - 64 Bytes of In-System Programmable EEPROM Endurance: 100,000 Write/Erase Cycles - Programming Lock for Flash Program and EEPROM Data Security - Peripheral Features - One 8-bit Timer/Counter with Separate Prescaler - On-chip Analog Comparator - Programmable Watchdog Timer with On-chip Oscillator - SPI Serial Interface for In System Programming - Special Microcontroller Features - Low-power Idle and Power Down Modes - External and Internal Interrupt Sources - Selectable On-chip RC Oscillator for Zero External Components - Specifications - Low-power, High-speed CMOS Process Technology - Fully Static Operation - Power Consumption at 4 MHz, 3V, 25°C - Active: 2.0 mA - Idle Mode: 0.4 mA - Power Down Mode: <1 μA - I/O and Packages - 15 Programmable I/O Lines - 20-pin PDIP and SOIC - · Operating Voltages - 2.7 6.0V (AT90S1200-4) - 4.0 6.0V (AT90S1200-12) - Speed Grades - 0 4 MHz, (AT90S1200-4) - 0 12 MHz, (AT90S1200-12) # **Description** The AT90S1200 is a low-power CMOS 8-bit microcontroller based on the AVR RISC architecture. By executing powerful instructions in a single clock cycle, the *(continued)* # **Pin Configuration** 8-bit **AVR**® Microcontroller with 1K bytes In-System Programmable Flash AT90S1200 Rev. 0838E-04/99 AT90S1200 achieves throughputs approaching 1 MIPS per MHz allowing the system designer to optimize power consumption versus processing speed. The AVR core combines a rich instruction set with the 32 general purpose working registers. All the 32 registers are directly connected to the Arithmetic Logic Unit (ALU), allowing two independent registers to be accessed in one single instruction executed in one clock cycle. The resulting architecture is more code efficient while achieving throughputs up to ten times faster than conventional CISC microcontrollers. # **Block Diagram** Figure 1. The AT90S1200 Block Diagram The architecture supports high level languages efficiently as well as extremely dense assembler code programs. The AT90S1200 provides the following features: 1K bytes of In-System Programmable Flash, 64 bytes EEPROM, 15 general purpose I/O lines, 32 general purpose working registers, internal and external interrupts, programmable Watchdog Timer with internal oscillator, an SPI serial port for program downloading and two software selectable power saving modes. The Idle Mode stops the CPU while allowing the registers, timer/counter, watchdog and interrupt system to continue functioning. The power down mode saves the register contents but freezes the oscillator, disabling all other chip functions until the next external interrupt or hardware reset. The device is manufactured using Atmel's high density nonvolatile memory technology. The on-chip In-System Program-mable Flash allows the program memory to be reprogrammed in-system through an SPI serial interface or by a conventional nonvolatile memory programmer. By combining an enhanced RISC 8-bit CPU with In-System Programmable Flash on a monolithic chip, the Atmel AT90S1200 is a powerful microcontroller that provides a highly flexible and cost effective solution to many embedded control applications. The AT90S1200 AVR is supported with a full suite of program and system development tools including: macro assemblers, program debugger/simulators, in-circuit emulators, and evaluation kits. # **Pin Descriptions** #### **VCC** Supply voltage pin. ### **GND** Ground pin. ### Port B (PB7..PB0) Port B is an 8-bit bi-directional I/O port. Port pins can provide internal pull-up resistors (selected for each bit). PB0 and PB1 also serve as the positive input (AIN0) and the negative input (AIN1), respectively, of the on-chip analog comparator. The Port B output buffers can sink 20 mA and thus drive LED displays directly. When pins PB0 to PB7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port B also serves the functions of various special features of the AT90S1200 as listed on page 27. ## Port D (PD6..PD0) Port D has seven bi-directional I/O pins with internal pull-up resistors, PD6..PD0. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active. Port D also serves the functions of various special features of the AT90S1200 as listed on page 31. ## RESET Reset input. A low level on this pin for more than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. #### XTAL1 Input to the inverting oscillator amplifier and input to the internal clock operating circuit. #### XTAL2 Output from the inverting oscillator amplifier. # **Crystal Oscillator** XTAL1 and XTAL2 are input and output, respectively, of an inverting amplifier which can be configured for use as an onchip oscillator, as shown in Figure 2. Either a quartz crystal or a ceramic resonator may be used. To drive the device from an external clock source, XTAL2 should be left unconnected while XTAL1 is driven as shown in Figure 3. Figure 2. Oscillator Connections Note: When using the MCU Oscillator as a clock for an external device, an HC buffer should be connected as indicated in the figure. Figure 3. External Clock Drive Configuration # On-chip RC Oscillator An on-chip RC oscillator running at a fixed frequency of 1 MHz can be selected as the MCU clock source. If enabled, the AT90S1200 can operate with no external components. A control bit - RCEN in the Flash Memory selects the on-chip RC oscillator as the clock source when programmed ("0"). The AT90S1200 is normally shipped with this bit unprogrammed ("1"). Parts with this bit programmed can be ordered as AT90S1200A. The RCEN-bit can be changed by parallel programming only. When using the on-chip RC oscillator for serial program downloading, the RCEN bit must be programmed in parallel programming mode first. ## Architectural Overview The fast-access register file concept contains 32 x 8-bit general purpose working registers with a single clock cycle access time. This means that during one single clock cycle, one ALU (Arithmetic Logic Unit) operation is executed. Two operands are output from the register file, the operation is executed, and the result is stored back in the register file - in one clock cycle. AVR AT90S1200 Architecture Data Bus 8-bit Program Status Control 512 x 16 Counter and Test Registrers Program **FLASH** Interrupt Unit 32 x 8 Instruction General Register Purpose Registrers SPI Unit Direct Addressing Instruction Decoder 8-bit Timer/Counter ALU Control Lines Watchdog Timer 64 x 8 Analog **EEPROM** Comparator 15 I/O Lines Figure 4. The AT90S1200 AVR RISC Architecture The ALU supports arithmetic and logic functions between registers or between a constant and a register. Single register operations are also executed in the ALU. Figure 4 shows the AT90S1200 AVR RISC microcontroller architecture. The AVR uses a Harvard architecture concept - with separate memories and buses for program and data memories. The program memory is accessed with a two stage pipeline. While one instruction is being executed, the next instruction is pre-fetched from the program memory. This concept enables instructions to be executed in every clock cycle. The program memory is In-System Programmable Flash memory. With the relative jump and relative call instructions, the whole 512 address space is directly accessed. All AVR instructions have a single 16-bit word format, meaning that every program memory address contains a single 16-bit instruction. During interrupts and subroutine calls, the return address program counter (PC) is stored on the stack. The stack is a 3 level deep hardware stack dedicated for subroutines and interrupts. The I/O memory space contains 64 addresses for CPU peripheral functions as Control Registers, Timer/Counters, A/D-converters, and other I/O functions. The memory spaces in the AVR architecture are all linear and regular memory maps. A flexible interrupt module has its control registers in the I/O space with an additional global interrupt enable bit in the status register. All the different interrupts have a separate interrupt vector in the interrupt vector table at the beginning of the program memory. The different interrupts have priority in accordance with their interrupt vector position. The lower the interrupt vector address, the higher the priority. # **General Purpose Register File** Figure 5 shows the structure of the 32 general purpose registers in the CPU. Figure 5. AVR CPU General Purpose Working Registers General Purpose Working Registers | 7 | 0 | |------------------|---| | R0 | | | R1 | | | R2 | | | | | | | | | R28 | | | R29 | | | R30 (Z-Register) | | | R31 | | All the register operating instructions in the instruction set have direct and single cycle access to all registers. The only exception is the five constant arithmetic and logic instructions SBCI, SUBI, CPI, ANDI, ORI between a constant and a register and the LDI instruction for load immediate constant data. These instructions apply to the second half of the registers in the register file - R16..R31. The general SBC, SUB, CP, AND, OR and all other operations between two registers or on a single register apply to the entire register file. Register 30 also serves as an 8-bit pointer for indirect address of the register file. # **ALU - Arithmetic Logic Unit** The high-performance AVR ALU operates in direct connection with all the 32 general purpose working registers. Within a single clock cycle, ALU operations between registers in the register file are executed. The ALU operations are divided into three main categories - arithmetic, logic and bit-functions. # **In-System Programmable Flash Program Memory** The AT90S1200 contains 1K bytes on-chip In-System Programmable Flash memory for program storage. Since all instructions are single 16-bit words, the Flash is organized as 512 x 16. The Flash memory has an endurance of at least 1000 write/erase cycles. The AT90S1200 Program Counter is 9-bit wide, thus addressing the 512 words Flash program memory. See page 34 for a detailed description on Flash data downloading. # **Program and Data Addressing Modes** The AT90S1200 AVR RISC Microcontroller supports powerful and efficient addressing modes. This section describes the different addressing modes supported in the AT90S1200. In the figures, OP means the operation code part of the instruction word. To simplify, not all figures show the exact location of the addressing bits. # Register Direct, Single Register Rd Figure 6. Direct Single Register Addressing The operand is contained in register d (Rd). # **Register Indirect** Figure 7. Indirect Register Addressing The register accessed is the one pointed to by the Z-register (R30). # Register Direct, Two Registers Rd and Rr Figure 8. Direct Register Addressing, Two Registers Operands are contained in register r (Rr) and d (Rd). The result is stored in register d (Rd). # I/O Direct Figure 9. I/O Direct Addressing Operand address is contained in 6 bits of the instruction word. n is the destination or source register address. ### Relative Program Addressing, RJMP and RCALL Figure 10. Relative Program Memory Addressing Program execution continues at address PC + k + 1. The relative address k is -2048 to 2047. # **Subroutine and Interrupt Hardware Stack** The AT90S1200 uses a 3 level deep hardware stack for subroutines and interrupts. The hardware stack is 9 bit wide and stores the Program Counter - PC - return address while subroutines and interrupts are executed. RCALL instructions and interrupts push the PC return address onto stack level 0, and the data in the other stack levels 1-2 are pushed one level deeper in the stack. When a RET or RETI instruction is executed the returning PC is fetched from stack level 0, and the data in the other stack levels 1-2 are popped one level in the stack. If more than 3 subsequent subroutine calls or interrupts are executed, the first values written to the stack are overwritten. # **EEPROM Data Memory** The AT90S1200 contains 64 bytes of data EEPROM memory. It is organized as a separate data space, in which single bytes can be read and written. The EEPROM has an endurance of at least 100,000 write/erase cycles. The access between the EEPROM and the CPU is described on page 23 specifying the EEPROM address register, the EEPROM data register, and the EEPROM control register. For the SPI data downloading, see page 42 for a detailed description. # **Instruction Execution Timing** This section describes the general access timing concepts for instruction execution and internal memory access. The AVR CPU is driven by the System Clock $\emptyset$ , directly generated from the external clock crystal for the chip. No internal clock division is used. Figure 11 shows the parallel instruction fetches and instruction executions enabled by the Harvard architecture and the fast-access register file concept. This is the basic pipelining concept to obtain up to 1 MIPS per MHz with the corresponding unique results for functions per cost, functions per clocks, and functions per power-unit. Figure 11. The Parallel Instruction Fetches and Instruction Executions Figure 12 shows the internal timing concept for the register file. In a single clock cycle an ALU operation using two register operands is executed, and the result is stored back to the destination register. Figure 12. Single Cycle ALU Operation # I/O Memory The I/O space definition of the AT90S1200 is shown in the following table: Table 1. The AT90S1200 I/O Space | Address Hex | Name | Function | |-------------|-------|-----------------------------------------------| | \$3F | SREG | Status REGister | | \$3B | GIMSK | General Interrupt MaSK register | | \$39 | TIMSK | Timer/Counter Interrupt MaSK register | | \$38 | TIFR | Timer/Counter Interrupt Flag register | | \$35 | MCUCR | MCU general Control Register | | \$33 | TCCR0 | Timer/Counter 0 Control Register | | \$32 | TCNT0 | Timer/Counter 0 (8-bit) | | \$21 | WDTCR | Watchdog Timer Control Register | | \$1E | EEAR | EEPROM Address Register | | \$1D | EEDR | EEPROM Data Register | | \$1C | EECR | EEPROM Control Register | | \$18 | PORTB | Data Register, Port B | | \$17 | DDRB | Data Direction Register, Port B | | \$16 | PINB | Input Pins, Port B | | \$12 | PORTD | Data Register, Port D | | \$11 | DDRD | Data Direction Register, Port D | | \$10 | PIND | Input Pins, Port D | | \$08 | ACSR | Analog Comparator Control and Status Register | Note: Reserved and unused locations are not shown in the table. All AT90S1200 I/Os and peripherals are placed in the I/O space. The different I/O locations are accessed by the IN and OUT instructions transferring data between the 32 general purpose working registers and the I/O space. I/O registers within the address range \$00 - \$1F are directly bit-accessible using the SBI and CBI instructions. In these registers, the value of single bits can be checked by using the SBIS and SBIC instructions. Refer to the instruction set chapter for more details. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only. The different I/O and peripherals control registers are explained in the following sections. ## Status Register - SREG The AVR status register - SREG - at I/O space location \$3F is defined as: #### • Bit 7 - I: Global Interrupt Enable The global interrupt enable bit must be set (one) for the interrupts to be enabled. The individual interrupt enable control is then performed in separate control registers. If the global interrupt enable bit is cleared (zero), none of the interrupts are enabled independent of the individual interrupt enable settings. The I-bit is cleared by hardware after an interrupt has occurred, and is set by the RETI instruction to enable subsequent interrupts. ### • Bit 6 - T: Bit Copy Storage The bit copy instructions BLD (Bit LoaD) and BST (Bit STore) use the T bit as source and destination for the operated bit. A bit from a register in the register file can be copied into T by the BST instruction, and a bit in T can be copied into a bit in a register in the register file by the BLD instruction. # • Bit 5 - H: Half Carry Flag The half carry flag H indicates a half carry in some arithmetic operations. See the Instruction Set Description for detailed information. #### Bit 4 - S: Sign Bit, S = N⊕V The S-bit is always an exclusive or between the negative flag N and the two's complement overflow flag V. See the Instruction Set Description for detailed information. # • Bit 3 - V: Two's Complement Overflow Flag The two's complement overflow flag V supports two's complement arithmetics. See the Instruction Set Description for detailed information. ### • Bit 2 - N: Negative Flag The negative flag N indicates a negative result after the different arithmetic and logic operations. See the Instruction Set Description for detailed information. #### • Bit 1 - Z: Zero Flag The zero flag Z indicates a zero result after the different arithmetic and logic operations. See the Instruction Set Description for detailed information. ## • Bit 0 - C: Carry Flag The carry flag C indicates a carry in an arithmetic or logic operation. See the Instruction Set Description for detailed information. Note that the status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software. # Reset and Interrupt Handling The AT90S1200 provides 3 different interrupt sources. These interrupts and the separate reset vector, each have a separate program vector in the program memory space. All the interrupts are assigned individual enable bits which must be set (one) together with the I-bit in the status register in order to enable the interrupt. The lowest addresses in the program memory space are automatically defined as the Reset and Interrupt vectors. The complete list of vectors is shown in Table 2. The list also determines the priority levels of the different interrupts. The lower the address the higher is the priority level. RESET has the highest priority, and next is INTO - the External Interrupt Request 0 etc.' Table 2. Reset and Interrupt Vectors | Vector No. | Program Address | Source | Interrupt Definition | |------------|-----------------|--------------|-------------------------------------------------| | 1 | \$000 | RESET | Hardware Pin, Power-on Reset and Watchdog Reset | | 2 | \$001 | INT0 | External Interrupt Request 0 | | 4 | \$002 | TIMER0, OVF0 | Timer/Counter0 Overflow | | 5 | \$003 | ANA_COMP | Analog Comparator | The most typical and general program setup for the Reset and Interrupt Vector Addresses are: | Address | Labels | Code | | Comments | |---------|--------|-----------------|----------|-----------------------------| | \$000 | | rjmp | RESET | ; Reset Handler | | \$001 | | rjmp | EXT_INT0 | ; IRQ0 Handler | | \$002 | | rjmp | TIM0_OVF | ; TimerO Overflow Handler | | \$003 | | rjmp | ANA_COMP | ; Analog Comparator Handler | | ; | | | | | | \$004 | MAIN: | <instr></instr> | xxx | ; Main program start | | | | | | | #### **Reset Sources** The AT90S1200 has three sources of reset: - Power-on Reset. The MCU is reset when the supply voltage is below the power-on reset threshold (V<sub>POT</sub>). - External Reset. The MCU is reset when a low level is present on the RESET pin for more than 50 ns. - Watchdog Reset. The MCU is reset when the Watchdog timer period expires and the Watchdog is enabled. During reset, all I/O registers are then set to their initial values, and the program starts execution from address \$000. The instruction placed in address \$000 must be an RJMP - relative jump - instruction to the reset handling routine. If the program never enables an interrupt source, the interrupt vectors are not used, and regular program code can be placed at these locations. The circuit diagram in Figure 13 shows the reset logic. Table 3 defines the timing and electrical parameters of the reset circuitry. Note that Power On Reset timing is clocked by the internal RC oscillator. Refer to characterization data for RC oscillator frequency at other $V_{CC}$ voltages. Figure 13. Reset Logic **Table 3.** Reset Characteristics ( $V_{CC} = 5.0V$ ) | Symbol | Parameter | Min | Тур | Max | Units | |---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|---------------------|-------| | V <sub>POT</sub> <sup>(1)</sup> | Power-On Reset Threshold Voltage (rising) | 0.8 | 1.2 | 1.6 | V | | | Power-On Reset Threshold Voltage (falling) | 0.2 | 0.4 | 0.6 | V | | V <sub>RST</sub> | Pin Threshold Voltage | - | - | 0.85V <sub>CC</sub> | V | | t <sub>POR</sub> | Power-On Reset Period | 2 | 3 | 4 | ms | | t <sub>TOUT</sub> | Reset Delay Time-Out Period (The Time-out period equals 16K WDT cycles. See "Typical Characteristics" on page 48. for typical WDT frequency at different voltages). | 11 | 16 | 21 | ms | Notes: 1. The Power-On Reset will not work unless the supply voltage has been below Vpot (falling). #### **Power-on Reset** A Power-on Reset (POR) circuit ensures that the device is reset from power-on. As shown in Figure 13, an internal timer clocked from the Watchdog timer oscillator prevents the MCU from starting until after a certain period after $V_{CC}$ has reached the Power-on Threshold voltage - $V_{POT}$ , regardless of the $V_{CC}$ rise time (see Figure 14). **Figure 14.** MCU Start-Up, RESET Tied to V<sub>CC</sub>. If the build-in start-up delay is sufficient, $\overline{RESET}$ can be connected to $V_{CC}$ directly or via an external pull-up resistor. By holding the $\overline{RESET}$ pin low for a period after $V_{CC}$ has been applied, the Power-on Reset period can be extended. Refer to Figure 15 for a timing example on this. Figure 15. MCU Start-up, RESET Controlled Externally ### **External Reset** An external reset is generated by a low level on the $\overline{\text{RESET}}$ pin. Reset pulses longer than 50 ns will generate a reset, even if the clock is not running. Shorter pulses are not guaranteed to generate a reset. When the applied signal reaches the Reset Threshold Voltage - $V_{RST}$ on its positive edge, the delay timer starts the MCU after the Time-out period $t_{TOUT}$ has expired. Figure 16. External Reset During Operation ## **Watchdog Reset** When the Watchdog times out, it will generate a short reset pulse of 1 XTAL cycle duration. On the falling edge of this pulse, the delay timer starts counting the Time-out period $t_{TOUT}$ . Refer to page 22 for details on operation of the Watchdog. Figure 17. Watchdog Reset During Operation # **Interrupt Handling** The AT90S1200 has two Interrupt Mask control registers GIMSK - General Interrupt MASK register - at I/O space address \$3B and the TIMSK - Timer/Counter Interrupt MaSK register at I/O address \$39. When an interrupt occurs, the Global Interrupt Enable I-bit is cleared (zero) and all interrupts are disabled. The user software can set (one) the I-bit to enable interrupts. The I-bit is set (one) when a Return from Interrupt instruction - RETI - is executed. When the Program Counter is vectored to the actual interrupt vector in order to execute the interrupt handling routine, hardware clears the corresponding flag that generated the interrupt. Some of the interrupt flags can also be cleared by writing a logic one to the flag bit position(s) to be cleared. If an interrupt condition occurs when the corresponding interrupt enable bit is cleared (zero), the interrupt flag will be set and remembered until the interrupt is enabled, or the flag is cleared by software. If one or more interrupt conditions occur when the global interrupt enable bit is cleared (zero), the corresponding interrupt flag(s) will be set and remembered until the global interrupt enable bit is set (one), and will be executed by order of priority. Note that external level interrupt does not have a flag, and will only be remembered for as long as the interrupt condition is Note that the status register is not automatically stored when entering an interrupt routine and restored when returning from an interrupt routine. This must be handled by software. ### **General Interrupt Mask Register - GIMSK** ### • Bit 7 - Res: Reserved bit This bit is a reserved bit in the AT90S1200 and always read as zero. #### • Bit 6 - INT0: External Interrupt Request 0 Enable When the INT0 bit is set (one) and the I-bit in the Status Register (SREG) is set (one), the external pin interrupt is enabled. The Interrupt Sense Control0 bit 1/0 (ISC01 and ISC00) in the MCU general Control Register (MCUCR) defines whether the external interrupt is activated on rising or falling edge of the INT0 pin or low level sensed. INT0 can be activated even if the pin is configured as an output. See also page 17. ### • Bits 5..0 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. active. ## **Timer/Counter Interrupt Mask Register - TIMSK** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|---|---|---|---|---|-------|---|-------| | \$39 | - | • | - | - | - | - | TOIE0 | - | TIMSK | | Read/Write | R | R | R | R | R | R | R/W | R | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7..2 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. ## • Bit 1 - TOIE0: Timer/Counter0 Overflow Interrupt Enable When the TOIE0 bit is set (one) and the I-bit in the Status Register is set (one), the Timer/Counter0 Overflow interrupt is enabled. The corresponding interrupt (at vector \$002) is executed if an overflow in Timer/Counter0 occurs, i.e., when the TOV0 bit is set in the Timer/Counter Interrupt Flag Register - TIFR. #### · Bit 0 - Res: Reserved bit This bits is a reserved bit in the AT90S1200 and always read as zero. ### Timer/Counter Interrupt FLAG Register - TIFR ### • Bits 7..2 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. # • Bit 1 - TOV0: Timer/Counter0 Overflow Flag The bit TOV0 is set (one) when an overflow occurs in Timer/Counter0. TOV0 is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, TOV0 is cleared by writing a logic one to the flag. When the SREG I-bit, and TOIE0 (Timer/Counter0 Overflow Interrupt Enable), and TOV0 are set (one), the Timer/Counter0 Overflow interrupt is executed. ## • Bit 0 - Res: Reserved bit This bits is a reserved bit in the AT90S1200 and always read as zero. ### **External Interrupts** The external interrupt is triggered by the INT0 pin. The interrupt can trigger on rising edge, falling edge or low level. This is set up as described in the specification for the MCU control register - MCUCR. When INT0 is level triggered, the interrupt is pending as INT0 is held low. The interrupt is triggered even if INT0 is configured as an output. This provides a way to generate a software interrupt. The interrupt flag can not be directly accessed by the user. If an external edge triggered interrupt is suspected to be pending, the flag can be cleared as follows. - 1. Disable the external interrupt by clearing the INT0 flag in GIMSK. - 2. Select level triggered interrupt. - 3. Select desired interrupt edge. - 4. Re-enable the external interrupt by setting INT0 in GIMSK. ### **Interrupt Response Time** The interrupt execution response for all the enabled *AVR* interrupts is 4 clock cycles minimum. 4 clock cycles after the interrupt flag has been set, the program vector address for the actual interrupt handling routine is executed. During this 4 clock cycle period, the Program Counter (9 bits) is pushed onto the Stack. The vector is normally a relative jump to the interrupt routine, and this jump takes 2 clock cycles. If an interrupt occurs during execution of a multi-cycle instruction, this instruction is completed before the interrupt is served. A return from an interrupt handling routine takes 4 clock cycles. During these 4 clock cycles, the Program Counter (9 bits) is popped back from the Stack and the I flag in SREG is set. When the AVR exits from an interrupt, it will always return to the main program and execute one more instruction before any pending interrupt is served. Note that the Subroutine and Interrupt Stack is a 3-level true hardware stack, and if more than 3 nested subroutines and interrupts are executed, only the most recent 3 return addresses are stored. ### **MCU Control Register - MCUCR** The MCU Control Register contains general microcontroller control bits for general MCU control functions. | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|---|-----|-----|---|---|-------|-------|-------| | \$35 | - | - | SE | SM | - | - | ISC01 | ISC00 | MCUCR | | Read/Write | R | R | R/W | R/W | R | R | R/W | R/W | • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### • Bits 7, 6 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. ### • Bit 5 - SE: Sleep Enable The SE bit must be set (one) to make the MCU enter the sleep mode when the SLEEP instruction is executed. To avoid the MCU entering the sleep mode unless it is the programmers purpose, it is recommended to set the Sleep Enable SE bit just before the execution of the SLEEP instruction. ## • Bit 4 - SM: Sleep Mode This bit selects between the two available sleep modes. When SM is cleared (zero), Idle Mode is selected as Sleep Mode. When SM is set (one), Power Down mode is selected as sleep mode. For details, refer to the paragraph "Sleep Modes" on the following page. ### • Bits 3, 2 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. ## • Bits 1, 0 - ISC01, ISC00: Interrupt Sense Control 0 bit 1 and bit 0 The External Interrupt 0 is activated by the external pin INT0 if the SREG I-flag and the corresponding interrupt mask in the GIMSK register is set. The level and edges on the external INT0 pin that activate the interrupt are defined as: Table 4. Interrupt 0 Sense Control | ISC01 | ISC00 | Description | |-------|-------|----------------------------------------------------------| | 0 | 0 | The low level of INT0 generates an interrupt request. | | 0 | 1 | Reserved | | 1 | 0 | The falling edge of INT0 generates an interrupt request. | | 1 | 1 | The rising edge of INT0 generates an interrupt request. | Note: When changing the ISC01/ISC00 bits, INT0 must be disabled by clearing its Interrupt Enable bit in the GIMSK Register. Otherwise an interrupt can occur when the bits are changed. The value on the INT0 pin is sampled before detecting edges. If edge interrupt is selected, pulses with a duration longer than one CPU clock period will generate an interrupt. Shorter pulses are not guaranteed to generate an interrupt. If low level interrupt is selected, the low level must be held until the completion of the currently executing instruction to generate an interrupt. If enabled, a level triggered interrupt will generate an interrupt request as long as the pin is held low. # **Sleep Modes** To enter the sleep modes, the SE bit in MCUCR must be set (one) and a SLEEP instruction must be executed. If an enabled interrupt occurs while the MCU is in a sleep mode, the MCU awakes, executes the interrupt routine, and resumes execution from the instruction following SLEEP. The contents of the register file and the I/O memory are unaltered. If a reset occurs during sleep mode, the MCU wakes up and executes from the Reset vector. #### Idle Mode When the SM bit is cleared (zero), the SLEEP instruction makes the MCU enter the Idle Mode stopping the CPU but allowing Timer/Counters, Watchdog and the interrupt system to continue operating. This enables the MCU to wake up from external triggered interrupts as well as internal ones like Timer Overflow interrupt and watchdog reset. If wakeup from the Analog Comparator interrupt is not required, the analog comparator can be powered down by setting the ACD-bit in the Analog Comparator Control and Status register - ACSR. This will reduce power consumption in Idle Mode. When the MCU wakes up from Idle mode, the CPU starts program execution immediately. #### **Power Down Mode** When the SM bit is set (one), the SLEEP instruction makes the MCU enter the Power Down Mode. In this mode, the external oscillator is stopped, while the external interrupts and the Watchdog (if enabled) continue operating. Only an external reset, a watchdog reset (if enabled), an external level interrupt on INTO can wake up the MCU. Note that when a level triggered interrupt is used for wake-up from power down, the low level must be held for a time longer than the reset delay time-out period $t_{TOUT}$ . Otherwise, the device will not wake up. # Timer/Counter0 The AT90S1200 provides one general purpose 8-bit Timer/Counter. The Timer/Counter0 gets the prescaled clock from the 10-bit prescaling timer. The Timer/Counter0 can either be used as a timer with an internal clock timebase or as a counter with an external pin connection which triggers the counting. # **Timer/Counter0 Prescaler** Figure 18 shows the general Timer/Counter0 prescaler. Figure 18. Timer/Counter0 Prescaler The four different prescaled selections are: CK/8, CK/64, CK/256 and CK/1024 where CK is the oscillator clock. For the Timer/Counter0, added selections as CK, external clock source and stop, can be selected as clock sources. Figure 19 shows the block diagram for Timer/Counter0. Figure 19. Timer/Counter 0 Block Diagram The 8-bit Timer/Counter0 can select clock source from CK, prescaled CK, or an external pin. In addition it can be stopped as described in the specification for the Timer/Counter0 Control Register - TCCR0. The overflow status flag is found in the Timer/Counter Interrupt Flag Register - TIFR. Control signals are found in the Timer/Counter0 Control Register - TCCR0. The interrupt enable/disable settings for Timer/Counter0 are found in the Timer/Counter Interrupt Mask Register - TIMSK. When Timer/Counter0 is externally clocked, the external signal is synchronized with the oscillator frequency of the CPU. To assure proper sampling of the external clock, the minimum time between two external clock transitions must be at least one internal CPU clock period. The external clock signal is sampled on the rising edge of the internal CPU clock. The 8-bit Timer/Counter0 features both a high resolution and a high accuracy usage with the lower prescaling opportunities. Similarly, the high prescaling opportunities make the Timer/Counter0 useful for lower speed functions or exact timing functions with infrequent actions. ## Timer/Counter0 Control Register - TCCR0 | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|---|---|---|---|------|------|------|-------| | \$33 | - | - | - | - | - | CS02 | CS01 | CS00 | TCCR0 | | Read/Write | R | R | R | R | R | R/W | R/W | R/W | • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | . Bits 7..3 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and always read as zero. • Bits 2,1,0 - CS02, CS01, CS00: Clock Select0, bit 2,1 and 0 The Clock Select0 bits 2,1 and 0 define the prescaling source of Timer/Counter0. Table 5. Clock 0 Prescale Select | CS02 | CS01 | CS00 | Description | |------|------|------|--------------------------------------| | 0 | 0 | 0 | Stop, the Timer/Counter0 is stopped. | | 0 | 0 | 1 | СК | | 0 | 1 | 0 | CK / 8 | | 0 | 1 | 1 | CK / 64 | | 1 | 0 | 0 | CK / 256 | | 1 | 0 | 1 | CK / 1024 | | 1 | 1 | 0 | External Pin T0, falling edge | | 1 | 1 | 1 | External Pin T0, rising edge | The Stop condition provides a Timer Enable/Disable function. The CK down divided modes are scaled directly from the CK oscillator clock. If the external pin modes are used for Timer/Counter0, transitions on PD4/(T0) will clock the counter even if the pin is configured as an output. This feature can give the user SW control of the counting. ### **Timer Counter 0 - TCNT0** The Timer/Counter0 is realized as an up-counter with read and write access. If the Timer/Counter0 is written and a clock source is present, the Timer/Counter0 continues counting in the timer clock cycle following the write operation. # **Watchdog Timer** The Watchdog Timer is clocked from a separate on-chip oscillator which runs at 1MHz This is the typical value at $V_{CC} = 5V$ . See characterization data for typical values at other $V_{CC}$ levels. By controlling the Watchdog Timer prescaler, the Watchdog reset interval can be adjusted, see Table 6 for a detailed description. The WDR - Watchdog Reset - instruction resets the Watchdog Timer. Eight different clock cycle periods can be selected to determine the maximum period between two WDR instructions to avoid that the Watchdog Timer resets the MCU. If the reset period expires without another WDR instruction, the AT90S1200 resets and executes from the reset vector. For timing details on the Watchdog reset, refer to page 15. Figure 20. Watchdog Timer # **Watchdog Timer Control Register - WDTCR** ### • Bits 7..4 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and will always read as zero. ### • Bit 3 - WDE: Watchdog Enable When the WDE is set (one) the Watchdog Timer is enabled, and if the WDE is cleared (zero) the Watchdog Timer function is disabled. # • Bits 2..0 - WDP2..0: Watchdog Timer Prescaler 2,1 and 0 The WDP2..0 determine the Watchdog Timer prescaling when the Watchdog Timer is enabled. The different prescaling values and their corresponding Timeout Periods are shown in Table 6. Table 6. Watchdog Timer Prescale Select | WDP2 | WDP1 | WDP0 | Number of WDT<br>Oscillator cycles | Typical time-out at V <sub>CC</sub> = 3.0V | Typical time-out at V <sub>CC</sub> = 5.0V | |------|------|------|------------------------------------|--------------------------------------------|--------------------------------------------| | 0 | 0 | 0 | 16K cycles | 47 ms | 15 ms | | 0 | 0 | 1 | 32K cycles | 94 ms | 30 ms | | 0 | 1 | 0 | 64K cycles | 0.19 s | 60 ms | | 0 | 1 | 1 | 128K cycles | 0.38 s | 0.12 s | | 1 | 0 | 0 | 256K cycles | 0.75 s | 0,24 s | | 1 | 0 | 1 | 512K cycles | 1.5 s | 0.49 s | | 1 | 1 | 0 | 1,024K cycles | 3.0 s | 0.97 s | | 1 | 1 | 1 | 2,048K cycles | 6.0 s | 1.9 s | Note: The frequency of the watchdog oscillator is voltage dependent as shown in "Typical Characteristics" on page 48. The WDR - Watchdog Reset - instruction should always be executed before the Watchdog Timer is enabled. This ensures that the reset period will be in accordance with the Watchdog Timer prescale settings. If the Watchdog Timer is enabled without reset, the watchdog timer may not start to count from zero. # **EEPROM Read/Write Access** The EEPROM access registers are accessible in the I/O space. The write access time is in the range of 2.5 - 4ms, depending on the $V_{CC}$ voltages. A self-timing function, however, lets the user software detect when the next byte can be written. If the user code contains code that writes the EEPROM, some precaution must be taken. In heavily filtered power supplies, $V_{CC}$ is likely to rise or fall slowly on power-up/down. This causes the device for some period of time to run at a voltage lower than specified as minimum for the clock frequency used. CPU operation under these conditions is likely cause the program counter to perform unintentional jumps and eventually execute the EEPROM write code. To secure EEPROM integrity, the user is advised to use an external under-voltage reset circuit in this case. In order to prevent unintentional EEPROM writes, a specific write procedure must be followed. Refer to "EEPROM Control Register - EECR" on page 24 for details on this. When the EEPROM is read or written, the CPU is halted for two clock cycles before the next instruction is executed. ### **EEPROM Address Register - EEAR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|---|-------|-------|-------|-------|-------|-------|------| | \$1E | - | • | EEAR5 | EEAR4 | EEAR3 | EEAR2 | EEAR1 | EEAR0 | EEAR | | Read/Write | R | R | R/W | R/W | R/W | R/W | R/W | R/W | 1 | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | • Bit 7,6 - Res: Reserved bits These bits are reserved bit in the AT90S1200 and will always read as zero. • Bits 5..0 - EEAR5..0: EEPROM Address The EEPROM Address Register - EEAR5..0 - specifies the EEPROM address in the 64-byte EEPROM space. The EEPROM data bytes are addressed linearly between 0 and 63. ## **EEPROM Data Register - EEDR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | <u></u> | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|---------| | \$1D | MSB | | | | | | | LSB | EEDR | | Read/Write | R/W _ | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | #### Bits 7..0 - EEDR7..0: EEPROM Data For the EEPROM write operation, the EEDR register contains the data to be written to the EEPROM in the address given by the EEAR register. For the EEPROM read operation, the EEDR contains the data read out from the EEPROM at the address given by EEAR. ## **EEPROM Control Register - EECR** ### • Bits 7..2 - Res: Reserved bits These bits are reserved bits in the AT90S1200 and will always be read as zero. ### • Bit 1 - EEWE: EEPROM Write Enable The EEPROM Write Enable Signal EEWE is the write strobe to the EEPROM. When address and data are correctly set up, the EEWE bit must be set to write the value into the EEPROM. When the write access time (typically 2.5ms at $V_{CC} = 5V$ and 4ms at $V_{CC} = 2.7V$ ) has elapsed, the EEWE bit is cleared (zero) by hardware. The user software can poll this bit and wait for a zero before writing the next byte. When EEWE has been set, the CPU is halted for two cycles before the next instruction is executed. #### • Bit 0 - EERE: EEPROM Read Enable The EEPROM Read Enable Signal EERE is the read strobe to the EEPROM. When the correct address is set up in the EEAR register, the EERE bit must be set. When the EERE bit is cleared (zero) by hardware, requested data is found in the EEDR register. The EEPROM read access takes one instruction and there is no need to poll the EERE bit. When EERE has been set, the CPU is halted for two cycles before the next instruction is executed. Caution: If an interrupt routine accessing the EEPROM is interrupting another EEPROM access, the EEAR or EEDR register will be modified, causing the interrupted EEPROM access to fail. It is recommended to have the global interrupt flag cleared during EEPROM write operation to avoid these problems. # **Prevent EEPROM Corruption** During periods of low $V_{CC}$ , the EEPROM data can be corrupted because the supply voltage is too low for the CPU and the EEPROM to operate properly. These issues are the same as for board level systems using the EEPROM, and the same design solutions should be applied. An EEPROM data corruption can be caused by two situations when the voltage is too low. First, a regular write sequence to the EEPROM requires a minimum voltage to operate correctly. Secondly, the CPU itself can execute instructions incorrectly, if the supply voltage for executing instructions is too low. EEPROM data corruption can easily be avoided by following these design recommendations (one is sufficient): - Keep the AVR RESET active (low) during periods of insufficient power supply voltage. This is best done by an external low V<sub>CC</sub> Reset Protection circuit, often referred to as a Brown-Out Detector (BOD). Please refer to application note AVR 180 for design considerations regarding power-on reset and low voltage detection. - 2. Keep the AVR core in Power Down Sleep Mode during periods of low V<sub>CC</sub>. This will prevent the CPU from attempting to decode and execute instructions, effectively protecting the EEPROM registers from unintentional writes. - 3. Store constants in Flash memory if the ability to change memory contents from software is not required. Flash memory can not be updated by the CPU, and will not be subject to corruption. # **Analog Comparator** The analog comparator compares the input values on the positive input PB0 (AIN0) and the negative input PB1 (AIN1). When the voltage on the positive input PB0 (AIN0) is higher than the voltage on the negative input PB1 (AIN1), the Analog Comparator Output, ACO is set (one). The comparator's output can be set to trigger the Analog Comparator interrupt. The user can select Interrupt triggering on comparator output rise, fall or toggle. A block diagram of the comparator and its surrounding logic is shown in Figure 21. Figure 21. Analog Comparator Block Diagram ### **Analog Comparator Control and Status Register - ACSR** | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|-----|---|-----|-----|------|---|-------|-------|------| | \$08 | ACD | - | ACO | ACI | ACIE | - | ACIS1 | ACIS0 | ACSR | | Read/Write | R/W | R | R | R/W | R/W | R | R/W | R/W | | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### • Bit 7 - ACD: Analog Comparator Disable When this bit is set(one), the power to the analog comparator is switched off. This bit can be set at any time to turn off the analog comparator. This will reduce power consumption in active and idle mode. When changing the ACD bit, the Analog Comparator Interrupt must be disabled by clearing the ACIE bit in ACSR. Otherwise an interrupt can occur when the bit is changed. • Bit 6 - Res: Reserved bit This bit is a reserved bit in the AT90S1200 and will always read as zero. • Bit 5 - ACO: Analog Comparator Output ACO is directly connected to the comparator output. # • Bit 4 - ACI: Analog Comparator Interrupt Flag This bit is set (one) when a comparator output event triggers the interrupt mode defined by ACIS1 and ACIS0. The Analog Comparator Interrupt routine is executed if the ACIE bit is set (one) and the I-bit in SREG is set (one). ACI is cleared by hardware when executing the corresponding interrupt handling vector. Alternatively, ACI is cleared by writing a logic one to the flag. Observe however, that if another bit in this register is modified using the SBI or CBI instruction, ACI will be cleared if it has become set before the operation. #### • Bit 3 - ACIE: Analog Comparator Interrupt Enable When the ACIE bit is set (one) and the I-bit in the Status Register is set (one), the analog comparator interrupt is activated. When cleared (zero), the interrupt is disabled. #### · Bit 2 - Res: Reserved bit This bit is a reserved bit in the AT90S1200 and will always read as zero. ### • Bits 1,0 - ACIS1, ACIS0: Analog Comparator Interrupt Mode Select These bits determine which comparator events that trigger the Analog Comparator interrupt. The different settings are shown in Table 7. Table 7. ACIS1/ACIS0 Settings | ACIS1 | ACIS0 | Interrupt Mode | |-------|-------|---------------------------------------------| | 0 | 0 | Comparator Interrupt on Output Toggle | | 0 | 1 | Reserved | | 1 | 0 | Comparator Interrupt on Falling Output Edge | | 1 | 1 | Comparator Interrupt on Rising Output Edge | Note: When changing the ACIS1/ACIS0 bits, the Analog Comparator Interrupt must be disabled by clearing its Interrupt Enable bit in the ACSR register. Otherwise an interrupt can occur when the bits are changed. ## I/O Ports All AVR ports have true Read-Modify-Write functionality when used as general digital I/O ports. This means that the direction of one port pin can be changed without unintentionally changing the direction of any other pin with the SBI and CBI instructions. The same applies for changing drive value (if configured as output) or enabling/disabling of pull-up resistors (if configured as input). ### Port B Port B is an 8-bit bi-directional I/O port. Three I/O memory address locations are allocated for the Port B, one each for the Data Register - PORTB (\$18), Data Direction Register - DDRB (\$17) and the Port B Input Pins - PINB (\$16). The Port B Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. All port pins have individually selectable pull-up resistors. The Port B output buffers can sink 20mA and thus drive LED displays directly. When pins PB0 to PB7 are used as inputs and are externally pulled low, they will source current if the internal pull-up resistors are activated. The Port B pins with alternate functions are shown in the following table: Table 8. Port B Pins Alternate Functions | Port Pin | Alternate Functions | |----------|-----------------------------------------------| | PB0 | AIN0 (Analog comparator positive input) | | PB1 | AIN1 (Analog comparator negative input) | | PB5 | MOSI (Data input line for memory downloading) | | PB6 | MISO (Data output line for memory uploading) | | PB7 | SCK (Serial clock input) | When the pins are used for the alternate function, the DDRB and PORTB register has to be set according to the alternate function description. ## Port B Data Register - PORTB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|--------|--------|--------|--------|--------|--------|--------|--------|-------| | \$18 | PORTB7 | PORTB6 | PORTB5 | PORTB4 | PORTB3 | PORTB2 | PORTB1 | PORTB0 | PORTB | | Read/Write | R/W • | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Port B Data Direction Register - DDRB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|------|------|------|------|------|------|------|------|------| | \$17 | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | DDRB | | Read/Write | R/W - | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Port B Input Pin Address - PINB | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|-------|-------|-------|-------|-------|-------|-------|-------|------| | \$16 | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | PINB | | Read/Write | R | R | R | R | R | R | R | R | • | | Initial value | Hi-Z | The Port B Input Pins address - PINB - is not a register, and this address enables access to the physical value on each Port B pin. When reading PORTB, the Port B Data Latch is read, and when reading PINB, the logical values present on the pins are read. # Port B as General Digital I/O All 8 pins in Port B have equal functionality when used as digital I/O pins. PBn, General I/O pin: The DDBn bit in the DDRB register selects the direction of this pin, if DDBn is set (one), PBn is configured as an output pin. If DDBn is cleared (zero), PBn is configured as an input pin. If PORTBn is set (one) and the pin is configured as an input pin, the MOS pull up resistor is activated. To switch the pull up resistor off, PORTBn has to be cleared (zero) or the pin has to be configured as an output pin. The Port B pins are tri-stated when a reset condition becomes active, even if the clock is not active. Table 9. DDBn Effect on Port B Pins | DDBn | PORTBn | I/O | Pull up | Comment | |------|--------|--------|---------|---------------------------------------------| | 0 | 0 | Input | No | Tri-state (Hi-Z) | | 0 | 1 | Input | Yes | PBn will source current if ext. pulled low. | | 1 | 0 | Output | No | Push-Pull Zero Output | | 1 | 1 | Output | No | Push-Pull One Output | Note: n: 7,6...0, pin number. ### **Alternate Functions of Port B** The alternate pin functions of Port B are: SCK - Port B. Bit 7 SCK, Clock input pin for memory up/downloading. • MISO - Port B, Bit 6 MISO, Data output pin for memory uploading. • MOSI - Port B, Bit 5 MOSI, Data input pin for memory downloading. #### • AIN1 - Port B, Bit 1 AIN1, Analog Comparator Negative Input. When configured as an input (DDB1 is cleared (zero) and with the internal MOS pull up resistor switched off [PB1 is cleared (zero)], this pin also serves as the negative input of the on-chip analog comparator. ### • AIN0 - Port B, Bit 0 AIN0, Analog Comparator Positive Input. When configured as an input (DDB0 is cleared (zero) and with the internal MOS pull up resistor switched off [PB0 is cleared (zero)], this pin also serves as the positive input of the on-chip analog comparator. ## **Port B Schematics** Note that all port pins are synchronized. The synchronization latches are however, not shown in the figures. Figure 22. Port B Schematic Diagram (pins PB0 and PB1) Figure 23. Port B Schematic Diagram (Pins PB2, PB3 and PB4) Figure 24. Port B Schematic Diagram, Pin PB5 Figure 25. Port B Schematic Diagram, Pin PB6 Figure 26. Port B Schematic Diagram, Pin PB7 ## Port D Three I/O memory address locations are allocated for the Port D, one each for the Data Register - PORTD (\$12), Data Direction Register - DDRD (\$11) and the Port D Input Pins - PIND (\$10). The Port D Input Pins address is read only, while the Data Register and the Data Direction Register are read/write. Port D has seven bi-directional I/O pins with internal pull-up resistors, PD6..PD0. The Port D output buffers can sink 20 mA. As inputs, Port D pins that are externally pulled low will source current if the pull-up resistors are activated. Some Port D pins have alternate functions as shown in the following table: Table 10. Port D Pins Alternate Functions | Port Pin | Alternate Function | |----------|-------------------------------------| | PD2 | INT0 (External interrupt 0 input) | | PD4 | T0 (Timer/Counter 0 external input) | # Port D Data Register - PORTD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | _ | |---------------|---|--------|--------|--------|--------|--------|--------|--------|-------| | \$12 | - | PORTD6 | PORTD5 | PORTD4 | PORTD3 | PORTD2 | PORTD1 | PORTD0 | PORTD | | Read/Write | R | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | ### Port D Data Direction Register - DDRD | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|------|------|------|------|------|------|------|------| | \$11 | - | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | DDRD | | Read/Write | R | R/W | | Initial value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | # Port D Input Pins Address - PIND | Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------------|---|-------|-------|-------|-------|-------|-------|-------|------| | \$10 | - | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | PIND | | Read/Write | R | R | R | R | R | R | R | R | _ | | Initial value | 0 | Hi-Z | The Port D Input Pins address - PIND - is not a register, and this address enables access to the physical value on each Port D pin. When reading PORTD, the Port D Data Latch is read, and when reading PIND, the logical values present on the pins are read. ### Port D as General Digital I/O PDn, General I/O pin: The DDDn bit in the DDRD register selects the direction of this pin. If DDDn is set (one), PDn is configured as an output pin. If DDDn is cleared (zero), PDn is configured as an input pin. If PORTDn is set (one) when DDDn is configured as an input pin, the MOS pull up resistor is activated. To switch the pull up resistor off, the PORTDn bit has to be cleared (zero) or the pin has to be configured as an output pin. The Port D pins are tri-stated when a reset condition becomes active, even if the clock is not active. Table 11. DDDn Bits Effect on Port D Pins | DDDn | PORTDn | I/O | Pull up | Comment | |------|--------|--------|---------|---------------------------------------------| | 0 | 0 | Input | No | Tri-state (Hi-Z) | | 0 | 1 | Input | Yes | PDn will source current if ext. pulled low. | | 1 | 0 | Output | No | Push-Pull Zero Output | | 1 | 1 | Output | No | Push-Pull One Output | Note: n: 6...0, pin number. ### **Alternate Functions for Port D** The alternate functions of Port D are: • T0 - Port D, Bit 4 T0, Timer/Counter0 clock source. See the Timer description for further details. • INT0 - Port D, Bit 2 INTO, External Interrupt source 0. See the interrupt description for further details. ### **Port D Schematics** Note that all port pins are synchronized. The synchronization latches are however, not shown in the figures. Figure 27. Port D Schematic Diagram (Pins PD0, PD1, PD3, PD5 and PD6) Figure 28. Port D Schematic Diagram (Pin PD2) Figure 29. Port D Schematic Diagram (Pin PD4) # **Memory Programming** # **Program and Data Memory Lock Bits** The AT90S1200 MCU provides two Lock bits which can be left unprogrammed ("1") or can be programmed ("0") to obtain the additional features listed in Table 12. The Lock bits can only be erased with the Chip Erase command. Table 12. Lock Bit Protection Modes | Memory Lock Bits | | Bits | Protection Type | |------------------|-----|------|-------------------------------------------------------------------------| | Mode | LB1 | LB2 | | | 1 | 1 | 1 | No memory lock features enabled. | | 2 | 0 | 1 | Further programming of the Flash and EEPROM is disabled. <sup>(1)</sup> | | 3 | 0 | 0 | Same as mode 2, and verify is also disabled. | Note: ### **Fuse Bits** The AT90S1200 has two Fuse bits, SPIEN and RCEN. - When the SPIEN Fuse bit is programmed ("0"), Serial Program Downloading is enabled. Default value is programmed ("0"). - When the RCEN Fuse bit is programmed ("0"), MCU clocking from the internal RC oscillator is selected. Default value is erased ("1"). Parts with this bit pre-programmed ("0") can be delivered on demand. The Fuse bits are not accessible in Serial Programming Mode. The status of the Fuse bits is not affected by Chip Erase. # Signature Bytes All Atmel microcontrollers have a three-byte signature code which identifies the device. This code can be read in both serial and parallel mode. The three bytes reside in a separate address space. For the AT90S1200<sup>(Note:)</sup> they are: - 1. \$00: \$1E (indicates manufactured by Atmel) - 2. \$01: \$90 (indicates 1 kB Flash memory) - 3. \$02: \$01 (indicates AT90S1200 device when \$01 is \$90) Note: When both Lock bits are programmed (Lock mode 3), the Signature Bytes can not be read in serial mode. Reading the Signature Bytes will return: \$00, \$01 and \$02. # **Programming the Flash and EEPROM** Atmel's AT90S1200 offers 1K bytes of in-system reprogrammable Flash Program memory and 64 bytes of EEPROM Data memory. The AT90S1200 is normally shipped with the on-chip Flash Program memory and EEPROM Data memory arrays in the erased state (i.e. contents = \$FF) and ready to be programmed. This device supports a High-Voltage (12V) Parallel programming mode and a Low-Voltage Serial programming mode. The +12V is used for programming enable only, and no current of significance is drawn by this pin. The serial programming mode provides a convenient way to download Program and Data into the AT90S1200 inside the user's system. <sup>1.</sup> In Parallel mode, further programming of the Fuse bits are also disabled. Program the Fuse bits before programming the Lock bits. The Program and Data memory arrays on the AT90S1200 are programmed byte-by-byte in either programming modes. For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction in the serial programming mode. During programming, the supply voltage must be in accordance with Table 13. Table 13. Supply voltage during programming | Part | Serial programming | Parallel programming | |-----------|--------------------|----------------------| | AT90S1200 | 2.7 - 6.0V | 4.5 - 5.5V | # **Parallel Programming** This section describes how to parallel program and verify Flash Program memory, EEPROM Data memory, Lock bits and Fuse bits in the AT90S1200. Figure 30. Parallel Programming ### **Signal Names** In this section, some pins of the AT90S1200 are referenced by signal names describing their function during parallel programming rather than their pin names, see Figure 30 and Table 14. Pins not described in Table 14 are referenced by pin names. The XA1/XA0 pins determines the action executed when the XTAL1 pin is given a positive pulse. The coding is shown in Table 15. When pulsing $\overline{\text{WR}}$ or $\overline{\text{OE}}$ , the Command loaded determines the action executed. The Command is a byte where the different bits are assigned functions as shown in Table 16. Table 14. Pin Name Mapping | Signal Name in<br>Programming Mode | Pin Name | I/O | Function | |------------------------------------|----------|-----|-------------------------------------------------------------------| | RDY/BSY | PD1 | 0 | 0: Device is busy programming, 1: Device is ready for new command | | ŌĒ | PD2 | I | Output Enable (Active low) | | WR | PD3 | I | Write Pulse (Active low) | | BS | PD4 | I | Byte Select ('0' selects low byte, '1' selects high byte) | | XA0 | PD5 | I | XTAL Action Bit 0 | | XA1 | PD6 | I | XTAL Action Bit 1 | | DATA | PB0-7 | I/O | Bidirectional Databus (Output when OE is low) | Table 15. XA1 and XA0 Coding | XA1 | XA0 | Action when XTAL1 is Pulsed | |-----|-----|------------------------------------------------------------------------------------| | 0 | 0 | Load Flash or EEPROM Address (High or low address byte for Flash determined by BS) | | 0 | 1 | Load Data (High or low data byte for Flash determined by BS) | | 1 | 0 | Load Command | | 1 | 1 | No Action, Idle | Table 16. Command Byte Coding | Command Byte | Command Executed | |--------------|-------------------------| | 1000 0000 | Chip Erase | | 0100 0000 | Write Fuse Bits | | 0010 0000 | Write Lock Bits | | 0001 0000 | Write Flash | | 0001 0001 | Write EEPROM | | 0000 1000 | Read Signature Bytes | | 0000 0100 | Read Fuse and Lock Bits | | 0000 0010 | Read Flash | | 0000 0011 | Read EEPROM | ### **Enter Programming Mode** The following algorithm puts the device in parallel programming mode: - 1. Apply supply voltage according to Table 13, between V<sub>CC</sub> and GND. - 2. Set the RESET and BS pin to "0" and wait at least 100 ns. - Apply 11.5 12.5V to RESET. Any activity on BS within 100 ns after +12V has been applied to RESET, will cause the device to fail entering programming mode. #### **Chip Erase** The Chip Erase command will erase the Flash and EEPROM memories, and the Lock bits. The Lock bits are not reset until the Flash and EEPROM have been completely erased. The Fuse bits are not changed. Chip Erase must be performed before the Flash or EEPROM is reprogrammed. Load Command "Chip Erase" - 1. Set XA1, XA0 to "10". This enables command loading. - 2. Set BS to "0". - 3. Set DATA to "1000 0000". This is the command for Chip erase. - Give XTAL1 a positive pulse. This loads the command. - 5. Give WR a t<sub>WLWH\_CE</sub> wide negative pulse to execute Chip Erase, t<sub>WLWH\_CE</sub> is found in Table 17. Chip Erase does not generate any activity on the RDY/BSY pin. #### **Programming the Flash** A: Load Command "Write Flash" - 1. Set XA1, XA0 to "10". This enables command loading. - 2. Set BS to "0" - 3. Set DATA to "0001 0000". This is the command for Write Flash. - 4. Give XTAL1 a positive pulse. This loads the command. B: Load Address High Byte - 1. Set XA1, XA0 to "00". This enables address loading. - 2. Set BS to "1". This selects high byte. - 3. Set DATA = Address high byte (\$00 \$01) - 4. Give XTAL1 a positive pulse. This loads the address high byte. C: Load Address Low Byte - 1. Set XA1, XA0 to "00". This enables address loading. - 2. Set BS to "0". This selects low byte. - 3. Set DATA = Address low byte (\$00 \$FF) - 4. Give XTAL1 a positive pulse. This loads the address low byte. D: Load Data Low Byte - 1. Set XA1, XA0 to "01". This enables data loading. - 2. Set DATA = Data low byte (\$00 \$FF) - 3. Give XTAL1 a positive pulse. This loads the data low byte. E: Write Data Low Byte - 1. Set BS to "0". This selects low data. - 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low. - 3. Wait until RDY/BSY goes high to program the next byte. (See Figure 31 for signal waveforms.) F: Load Data High Byte - 1. Set XA1, XA0 to "01". This enables data loading. - 2. Set DATA = Data high byte (\$00 \$FF) - 3. Give XTAL1 a positive pulse. This loads the data high byte. - G: Write Data High Byte - Set BS to "1". This selects high data. - 2. Give WR a negative pulse. This starts programming of the data byte. RDY/BSY goes low. - 3. Wait until RDY/BSY goes high to program the next byte. (See Figure 32 for signal waveforms.) The loaded command and address are retained in the device during programming. For efficient programming, the following should be considered. - The command needs only be loaded once when writing or reading multiple memory locations. - Address high byte needs only be loaded before programming a new 256 word page in the Flash. - Skip writing the data value \$FF, that is the contents of the entire Flash and EEPROM after a Chip Erase. These considerations also applies to EEPROM programming, and Flash, EEPROM and Signature bytes reading. Figure 31. Programming the Flash Waveforms Figure 32. Programming the Flash Waveforms (Continued) #### Reading the Flash The algorithm for reading the Flash memory is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. A: Load Command "0000 0010". - B: Load Address High Byte (\$00 \$01). - 3. C: Load Address Low Byte (\$00 \$FF). - 4. Set $\overline{\mathsf{OE}}$ to "0", and BS to "0". The Flash word low byte can now be read at DATA. - 5. Set BS to "1". The Flash word high byte can now be read from DATA. - Set OE to "1". #### **Programming the EEPROM** The programming algorithm for the EEPROM data memory is as follows (refer to Programming the Flash for details on Command, Address and Data loading): - 1. A: Load Command "0001 0001". - 2. C: Load Address Low Byte (\$00 \$3F). - 3. D: Load Data Low Byte (\$00 \$FF). - 4. E: Write Data Low Byte. #### Reading the EEPROM The algorithm for reading the EEPROM memory is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. A: Load Command "0000 0011". - 2. C: Load Address Low Byte (\$00 \$3F). - 3. Set $\overline{\mathsf{OE}}$ to "0", and BS to "0". The EEPROM data byte can now be read at DATA. - 4. Set OE to "1". ### **Programming the Fuse Bits** The algorithm for programming the Fuse bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. A: Load Command "0100 0000". - 2. D: Load Data Low Byte. Bit n = "0" programs and bit n = "1" erases the Fuse bit. Bit 5 = SPIEN Fuse Bit 0 = RCEN Fuse Bit 7-6,4-1 = "1". These bits are reserved and should be left unprogrammed ("1"). 3. Give WR a t<sub>WLWH\_PFB</sub> wide negative pulse to execute the programming, t<sub>WLWH\_PFB</sub> is found in Table 17. Programming the Fuse bits does not generate any activity on the RDY/BSY pin. ### **Programming the Lock Bits** The algorithm for programming the Lock bits is as follows (refer to Programming the Flash for details on Command and Data loading): - 1. A: Load Command "0010 0000". - 2. D: Load Data Low Byte. Bit n = "0" programs the Lock bit. Bit 2 = Lock Bit2 Bit 1 = Lock Bit1 Bit 7-3,0 = "1". These bits are reserved and should be left unprogrammed ("1"). 3. E: Write Data Low Byte. The Lock bits can only be cleared by executing Chip Erase. ## Reading the Fuse and Lock Bits The algorithm for reading the Fuse and Lock bits is as follows (refer to Programming the Flash for details on Command loading): - 1. A: Load Command "0000 0100". - 2. Set $\overline{\text{OE}}$ to "0", and BS to "1". The Status of Fuse and Lock bits can now be read at DATA ("0" means programmed). Bit 7 = Lock Bit1 Bit 6 = Lock Bit2 Bit 5 = SPIEN Fuse Bit 0 = RCEN Fuse 3. Set $\overline{OE}$ to "1". Observe especially that BS needs to be set to "1". #### Reading the Signature Bytes The algorithm for reading the Signature bytes is as follows (refer to Programming the Flash for details on Command and Address loading): - 1. A: Load Command "0000 1000". - 2. C: Load Address Low Byte (\$00 \$02). Set OE to "0", and BS to "0". The selected Signature byte can now be read at DATA. 3. Set $\overline{OE}$ to "1". # **Parallel Programming Characteristics** Figure 33. Parallel Programming Timing **Table 17.** Parallel Programming Characteristics, $T_A = 25^{\circ}C \pm 10\%$ , $V_{CC} = 5V \pm 10\%$ | Symbol | Parameter | Min | Тур | Max | Units | |-----------------------|--------------------------------------------------|------|-----|------|-------| | V <sub>PP</sub> | Programming Enable Voltage | 11.5 | | 12.5 | V | | I <sub>PP</sub> | Programming Enable Current | | | 250 | μA | | t <sub>DVXH</sub> | Data and Control Setup before XTAL1 High | 67 | | | ns | | t <sub>XHXL</sub> | XTAL1 Pulse Width High | 67 | | | ns | | t <sub>XLDX</sub> | Data and Control Hold after XTAL1 Low | 67 | | | ns | | t <sub>XLWL</sub> | XTAL1 Low to WR Low | 67 | | | ns | | t <sub>BVWL</sub> | BS Valid to WR Low | 67 | | | ns | | t <sub>RHBX</sub> | BS Hold after RDY/BSY High | 67 | | | ns | | t <sub>WLWH</sub> | WR Pulse Width Low <sup>(1)</sup> | 67 | | | ns | | t <sub>WHRL</sub> | WR High to RDY/BSY Low <sup>(2)</sup> | | 20 | | ns | | t <sub>WLRH</sub> | WR Low to RDY/BSY High <sup>(2)</sup> | 0.5 | 0.7 | 0.9 | ms | | t <sub>XLOL</sub> | XTAL1 Low to $\overline{\text{OE}}$ Low | 67 | | | ns | | t <sub>OLDV</sub> | OE Low to DATA Valid | | 20 | | ns | | t <sub>OHDZ</sub> | OE High to DATA Tri-stated | | | 20 | ns | | t <sub>WLWH_CE</sub> | WR Pulse Width Low for Chip Erase | 5 | 10 | 15 | ms | | t <sub>WLWH_PFB</sub> | WR Pulse Width Low for Programming the Fuse Bits | 1.0 | 1.5 | 1.8 | ms | Use t<sub>WLWH\_CE</sub> for Chip Erase and t<sub>WLWH\_PFB</sub> for Programming the Fuse Bits. If t<sub>WLWH</sub> is held longer than t<sub>WLRH</sub>, no RDY/BSY pulse will be seen. Notes: ## **Serial Downloading** Both the Program and Data memory arrays can be programmed using the SPI bus while RESET is pulled to GND. The serial interface consists of pins SCK, MOSI (input) and MISO (output), see Figure 34. After RESET is set low, the Programming Enable instruction needs to be executed first before program/erase instructions can be executed. Figure 34. Serial Programming and Verify For the EEPROM, an auto-erase cycle is provided within the self-timed write instruction and there is no need to first execute the Chip Erase instruction. The Chip Erase instruction turns the content of every memory location in both the Program and EEPROM arrays into \$FF. The Program and EEPROM memory arrays have separate address spaces: \$0000 to \$01FF for Flash Program memory and \$000 to \$03F for EEPROM Data memory. Either an external system clock is supplied at pin XTAL1 or a crystal needs to be connected across pins XTAL1 and XTAL2. The minimum low and high periods for the serial clock (SCK) input are defined as follows: Low: > 1 XTAL1 clock cycle High: > 4 XTAL1 clock cycles #### **Serial Programming Algorithm** When writing serial data to the AT90S1200, data is clocked on the rising edge of SCK. When reading data from the AT90S1200, data is clocked on the falling edge of SCK. See Figure 35, Figure 36 and Table 20 for timing details. To program and verify the AT90S1200 in the serial programming mode, the following sequence is recommended (See four byte instruction formats in Table 17): - 1. Power-up sequence: - Apply power between $V_{CC}$ and GND while $\overline{RESET}$ and SCK are set to '0'. If a crystal is not connected across pins XTAL1 and XTAL2 or the device is not running from the internal RC oscillator, apply a clock signal to the XTAL1 pin. If the programmer can not guarantee that SCK is held low during power-up, $\overline{RESET}$ must be given a positive pulse after SCK has been set to '0'. - Wait for at least 20 ms and enable serial programming by sending the Programming Enable serial instruction to the MOSI (PB5) pin. - If a Chip Erase is performed (must be done to erase the Flash), wait t<sub>WD\_ERASE</sub> after the instruction, give RESET a positive pulse, and start over from Step 2. See Table 21 on page 45 for t<sub>WD\_ERASE</sub> value. - 4. The Flash or EEPROM array is programmed one byte at a time by supplying the address and data together with the appropriate Write instruction. An EEPROM memory location is first automatically erased before new data is written. Wait t<sub>WD\_PROG</sub> after transmitting the instruction. In an erased device, no \$FFs in the data file(s) needs to be programmed. See Table 22 on page 45 for t<sub>WD\_PROG</sub> value. - 5. Any memory location can be verified by using the Read instruction which returns the content at the selected address at the serial output MISO (PB6) pin. At the end of the programming session, RESET can be set high to commence normal operation. Power-off sequence (if needed): Set XTAL1 to '0' (if a crystal is not used or the device is running from the internal RC oscillator). Set RESET to '1'. Turn V<sub>CC</sub> power off. ## **Data Polling EEPROM** When a byte is being programmed into the EEPROM, reading the address location being programmed will give the value P1 until the auto-erase is finished, and then the value P2. See Table 18 for P1 and P2 values. At the time the device is ready for a new EEPROM byte, the programmed value will read correctly. This is used to determine when the next byte can be written. This will not work for the values P1 and P2, so when programming these values, the user will have to wait for at least the prescribed time $t_{WD\_PROG}$ before programming the next byte. See Table 22 for $t_{WD\_PROG}$ value. As a chip-erased device contains \$FF in all locations, programming of addresses that are meant to contain \$FF, can be skipped. This does not apply if the EEPROM is reprogrammed without first chip-erasing the device. Table 18. Read back value during EEPROM polling | Part | P1 | P2 | |-----------|------|------| | AT90S1200 | \$00 | \$FF | #### **Data Polling Flash** When a byte is being programmed into the Flash, reading the address location being programmed will give the value \$FF. At the time the device is ready for a new byte, the programmed value will read correctly. This is used to determine when the next byte can be written. This will not work for the value \$FF, so when programming this value, the user will have to wait for at least t<sub>WD\_PROG</sub> before programming the next byte. As a chip-erased device contains \$FF in all locations, programming of addresses that are meant to contain \$FF, can be skipped. Figure 35. Serial Programming Waveforms **Table 19.** Serial Programming Instruction Set for AT90S1200 | | Instruction | | on Format | | | |-------------------------|-------------------|--------------------|-------------------|-----------|-----------------------------------------------------------------------------------------------------| | Instruction | Byte 1 | Byte 2 | Byte 3 | Byte4 | Operation | | Programming<br>Enable | 1010 1100 | 0101 0011 | xxxx xxxx | xxxx xxxx | Enable Serial Programming while RESET is low. | | Chip Erase | 1010 1100 | 100x xxxx | xxxx xxxx | xxxx xxxx | Chip Erase both Flash and EEPROM memory arrays. | | Read Program<br>Memory | 0010 <b>H</b> 000 | 0000 000 <b>a</b> | bbbb bbbb | 0000 0000 | Read <b>H</b> (high or low) byte <b>o</b> from Program memory at word address <b>a</b> : <b>b</b> . | | Write Program<br>Memory | 0100 <b>H</b> 000 | 0000 000 <b>a</b> | bbbb bbbb | iiii iiii | Write <b>H</b> (high or low) byte <b>i</b> to Program memory at word address <b>a</b> : <b>b</b> . | | Read EEPROM<br>Memory | 1010 0000 | 0000 0000 | 00bb bbbb | 0000 0000 | Read data <b>o</b> from EEPROM memory at address <b>b</b> . | | Write EEPROM<br>Memory | 1100 0000 | 0000 0000 | 00bb bbbb | iiii iiii | Write data i to EEPROM memory at address b. | | Write Lock Bits | 1010 1100 | 1111 1 <b>21</b> 1 | xxxx xxxx | xxxx xxxx | Write Lock bits. Set bits 1,2='0' to program Lock bits. | | Read Signature<br>Byte | 0011 0000 | xxxx xxxx | xxxx xx <b>bb</b> | 0000 0000 | Read Signature byte <b>o</b> from address <b>b</b> . <sup>(1)</sup> | Note: $\mathbf{a} = \text{address high bits}$ **b** = address low bits $\mathbf{H} = 0$ - Low byte, 1- High byte o = data out i = data in x = don't care 1 = Lock Bit 1 2 = Lock Bit 2 Note: 1. The Signature bytes are not readable in Lock mode 3, i.e. both Lock bits programmed. # **Serial Programming Characteristics** Figure 36. Serial Programming Timing **Table 20.** Serial Programming Characteristics, $T_A = -40^{\circ}C$ to $85^{\circ}C$ , $V_{CC} = 2.7 - 6.0V$ (Unless otherwise noted) | Symbol | Parameter | Min | Тур | Max | Units | |---------------------|-----------------------------------------------------|------------------------|-----|-----|-------| | 1/t <sub>CLCL</sub> | Oscillator Frequency (V <sub>CC</sub> = 2.7 - 4.0V) | 0 | | 4 | MHz | | t <sub>CLCL</sub> | Oscillator Period (V <sub>CC</sub> = 2.7 - 4.0V) | 250 | | | ns | | 1/t <sub>CLCL</sub> | Oscillator Frequency (V <sub>CC</sub> = 4.0 - 6.0V) | 0 | | 12 | MHz | | t <sub>CLCL</sub> | Oscillator Period (V <sub>CC</sub> = 4.0 - 6.0V) | 83.3 | | | ns | | t <sub>SHSL</sub> | SCK Pulse Width High | 4 t <sub>CLCL</sub> | | | ns | | t <sub>SLSH</sub> | SCK Pulse Width Low | t <sub>CLCL</sub> | | | ns | | t <sub>OVSH</sub> | MOSI Setup to SCK High | 1.25 t <sub>CLCL</sub> | | | ns | | t <sub>SHOX</sub> | MOSI Hold after SCK High | 2.5 t <sub>CLCL</sub> | | _ | ns | | t <sub>SLIV</sub> | SCK Low to MISO Valid | 10 | 16 | 32 | ns | Table 21. Minimum wait delay after the Chip Erase instruction | Symbol | 3.2V | 3.6V | 4.0V | 5.0V | |-----------------------|-------|-------|-------|------| | t <sub>WD_ERASE</sub> | 18 ms | 14 ms | 12 ms | 8 ms | Table 22. Minimum wait delay after writing a Flash or EEPROM location | Symbol | 3.2V | 3.6V | 4.0V | 5.0V | |----------------------|------|------|------|------| | t <sub>WD_PROG</sub> | 9 ms | 7 ms | 6 ms | 4 ms | # **Electrical Characteristics** ## **Absolute Maximum Ratings\*** \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **DC Characteristics** $T_A = -40$ °C to 85°C, $V_{CC} = 2.7$ V to 6.0V (unless otherwise noted) | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-------------------|---------------------------------------------------|--------------------------------------------------------------------------------------------------|-------------------------------------|------------|------------------------------------|--------| | V <sub>IL</sub> | Input Low Voltage | (Except XTAL1) | -0.5 | | 0.3 V <sub>CC</sub> <sup>(1)</sup> | V | | V <sub>IL1</sub> | Input Low Voltage | (XTAL1) | -0.5 | | 0.1 <sup>(1)</sup> | V | | V <sub>IH</sub> | Input High Voltage | (Except XTAL1, RESET) | 0.6 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | V <sub>IH1</sub> | Input High Voltage | (XTAL1) | 0.7 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | V <sub>IH2</sub> | Input High Voltage | (RESET) | 0.85 V <sub>CC</sub> <sup>(2)</sup> | | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage <sup>(3)</sup><br>(Ports B,D) | $I_{OL} = 20 \text{ mA}, V_{CC} = 5V$<br>$I_{OL} = 10 \text{ mA}, V_{CC} = 3V$ | | | 0.6<br>0.5 | V<br>V | | V <sub>OH</sub> | Output High Voltage <sup>(4)</sup><br>(Ports B,D) | I <sub>OH</sub> = -3 mA, V <sub>CC</sub> = 5V<br>I <sub>OH</sub> = -1.5 mA, V <sub>CC</sub> = 3V | 4.3<br>2.3 | | | V<br>V | | I <sub>IL</sub> | Input Leakage<br>Current I/O pin | Vcc = 6V, pin low<br>(Absolute value) | | | 8.0 | μΑ | | I <sub>IH</sub> | Input Leakage<br>Current I/O pin | Vcc = 6V, pin high<br>(Absolute value) | | | 980 | nA | | RRST | Reset Pull-up Resistor | | 100 | | 500 | kΩ | | R <sub>I/O</sub> | I/O Pin Pull-Up Resistor | | 35 | | 120 | kΩ | | I <sub>cc</sub> | Power Supply Current | Active Mode, V <sub>CC</sub> = 3V,<br>4MHz | | | 3.0 | mA | | 00 | | Idle Mode V <sub>CC</sub> = 3V, 4MHz | | | 1.0 | mA | | | D D M(5) | WDT enabled, V <sub>CC</sub> = 3V | | 9 | 15.0 | μΑ | | I <sub>CC</sub> | Power Down Mode <sup>(5)</sup> | WDT disabled, V <sub>CC</sub> = 3V | | <1 | 2.0 | μΑ | | V <sub>ACIO</sub> | Analog Comparator<br>Input Offset Voltage | V <sub>CC</sub> = 5V | | | 40 | mV | | I <sub>ACLK</sub> | Analog Comparator<br>Input Leakage Current | $V_{CC} = 5V$ $V_{in} = V_{CC}/2$ | -50 | | 50 | nA | | t <sub>ACPD</sub> | Analog Comparator<br>Propagation Delay | V <sub>CC</sub> = 2.7V<br>V <sub>CC</sub> = 4.0V | | 750<br>500 | | ns | Notes: - 1. "Max" means the highest value where the pin is guaranteed to be read as low - 2. "Min" means the lowest value where the pin is guaranteed to be read as high - 3. Although each I/O port can sink more than the test conditions (20mA at Vcc = 5V, 10mA at Vcc = 3V) under steady state conditions (non-transient), the following must be observed: - 1] The sum of all $I_{OL}$ , for all ports, should not exceed 200 mA - 2] The sum of all II $_{\rm OL}$ , for port D0-D5 and XTAL2 should not exceed 100 mA. - 3] The sum of all $I_{OL}$ , for ports B0-B7 and D6 should not exceed 100 mA. - If $I_{OL}$ exceeds the test condition, $V_{OL}$ may exceed the related specification. Pins are not guaranteed to sink current greater than the listed test condition. - 4. Although each I/O port can source more than the test conditions (3mA at Vcc = 5V, 1.5mA at Vcc = 3V) under steady state conditions (non-transient), the following must be observed: - 1] The sum of all $I_{OH}$ , for all ports, should not exceed 200 mA - 2] The sum of all $I_{OH}$ , for port D0-D5 and XTAL2 should not exceed 100 mA. - 3] The sum of all $I_{OH}$ , for ports B0-B7 and D6 should not exceed 100 mA. - If $I_{OH}$ exceeds the test condition, $V_{OH}$ may exceed the related specification. Pins are not guaranteed to source current greater than the listed test condition. - 5. Minimum $V_{CC}$ for Power Down is 2V. ### **External Clock Drive Waveforms** Figure 37. Ecternal Clock Drive ## **External Clock Drive** | | | V <sub>CC</sub> = 2.7V to 4.0V | | V <sub>CC</sub> = 4.0 | | | |---------------------|----------------------|--------------------------------|-----|-----------------------|-----|-------| | Symbol | Parameter | Min | Max | Min | Max | Units | | 1/t <sub>CLCL</sub> | Oscillator Frequency | 0 | 4 | 0 | 12 | MHz | | t <sub>CLCL</sub> | Clock Period | 250 | | 83.3 | | ns | | t <sub>CHCX</sub> | High Time | 100 | | 33.3 | | ns | | t <sub>CLCX</sub> | Low Time | 100 | | 33.3 | | ns | | t <sub>CLCH</sub> | Rise Time | | 1.6 | | 0.5 | μs | | t <sub>CHCL</sub> | Fall Time | | 1.6 | | 0.5 | μs | # **Typical Characteristics** The following charts show typical behavior. These data are characterized, but not tested. All current consumption measurements are performed with all I/O pins configured as inputs and with internal pull-ups enabled. A sine wave generator with rail to rail output is used as clock source. The power consumption in power-down mode is independent of clock selection. The current consumption is a function of several factors such as: operating voltage, operating frequency, loading of I/O pins, switching rate of I/O pins, code executed and ambient temperature. The dominating factors are operating voltage and frequency. The current drawn from capacitive loaded pins may be estimated (for one pin) as $C_L^*V_{CC}^*f$ where $C_L$ = load capacitance, $V_{CC}$ = operating voltage and f = average switching frequency of I/O pin. The parts are characterized at frequencies higher than test limits. Parts are not guaranteed to function properly at frequencies higher than the ordering code indicates. The difference between current consumption in Power Down mode with Watchdog timer enabled and Power Down mode with Watchdog timer disabled represents the differential current drawn by the watchdog timer. Figure 38. Active Supply Current vs. Frequency Figure 39. Active Supply Current vs. V<sub>CC</sub> Figure 40. Active Supply Current vs. $V_{CC}$ , Device Clocked by Internal Oscillator Figure 41. Idle Supply Current vs. Frequency Figure 42. Idle Supply Current vs. V<sub>CC</sub> Figure 43. Idle Supply Current vs. V<sub>CC</sub>, Device Clocked by Internal Oscillator Figure 44. Power Down Supply Current vs. $V_{\rm CC}$ , Watchdog Timer Disabled Figure 45. Power Down Supply Current vs. V<sub>CC</sub>, Watchdog Timer Enabled Figure 46. Internal RC Oscillator Frequency vs. $V_{\rm CC}$ Figure 47. Analog Comparator Current vs. V<sub>CC</sub> # ANALOG COMPARATOR CURRENT vs. $V_{\text{cc}}$ Analog comparator offset voltage is measured as absolute offset Figure 48. Analog Comparator Offset Voltage vs. Common Mode Voltage Figure 49. Analog Comparator Offset Voltage vs. Common Mode Voltage Figure 50. Analog Comparator Input Leakage Current Sink and source capabilities of I/O ports are measured on one pin at a time. Figure 51. Pull-up Resistor Current vs. Input Voltage Figure 52. Pull-up Resistor Current vs. Input Voltage Figure 53. I/O Pin Sink Current vs. Output Voltage Figure 54. I/O Pin Source Current vs. Output Voltage Figure 55. I/O Pin Sink Current vs. Output Voltage Figure 56. I/O Pin source Current vs. Output Voltage Input threshold is measured at the center point of the hysteresis Figure 57. I/O Pin Input Threshold Voltage vs. $V_{CC}$ Figure 58. I/O Pin Input Hysteresis vs. $V_{\rm CC}$ # AT90S1200 Register Summary | Address | Name | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | Page | |----------|----------|-------|---------|---------|-----------|----------------|-------|-------|--------|------| | \$3F | SREG | I | Т | Н | S | V | N | Z | С | 12 | | \$3E | Reserved | | | | | | | | | | | \$3D | Reserved | | | | | | | | | | | \$3C | Reserved | | | | | | | | | | | \$3B | GIMSK | - | INT0 | - | - | - | - | - | - | 16 | | \$3A | Reserved | | | | | | | | | | | \$39 | TIMSK | - | - | - | - | - | - | TOIE0 | - | 17 | | \$38 | TIFR | - | - | - | - | - | - | TOV0 | - | 17 | | \$37 | Reserved | | | | • | | | • | | | | \$36 | Reserved | | | | | | | | | | | \$35 | MCUCR | - | - | SE | SM | - | - | ISC01 | ISC00 | 18 | | \$34 | Reserved | | | | | | | | | - | | \$33 | TCCR0 | - | - | - | _ | _ | CS02 | CS01 | CS00 | 21 | | \$32 | TCNT0 | | | | Timer/Co. | inter0 (8 Bit) | 0002 | | 0000 | 21 | | \$31 | Reserved | | | | | | | | | | | \$30 | Reserved | | | | | | | | | | | \$2F | Reserved | | | | | | | | | | | \$2E | Reserved | | | | | | | | | | | \$2D | Reserved | | | | | | | | | | | \$2C | Reserved | | | | | | | | | | | \$2B | Reserved | | | | | | | | | | | \$2A | Reserved | | | | | | | | | | | \$29 | Reserved | | | | | | | | | | | | | | | | | | | | | | | \$28 | Reserved | | | | | | | | | | | \$27 | Reserved | | | | | | | | | | | \$26 | Reserved | | | | | | | | | | | \$25 | Reserved | | | | | | | | | | | \$24 | Reserved | | | | | | | | | | | \$23 | Reserved | | | | | | | | | | | \$22 | Reserved | | | | | | | | | | | \$21 | WDTCR | - | - | - | - | WDE | WDP2 | WDP1 | WDP0 | 22 | | \$20 | Reserved | | | | | | | | | | | \$1F | Reserved | | | | | | | | | | | \$1E | EEAR | - | | | | OM Address | | | | 23 | | \$1D | EEDR | | | | EEPROM | Data Registe | er | | | 24 | | \$1C | EECR | - | - | - | - | - | - | EEWE | EERE | 24 | | \$1B | Reserved | | | | | | | | | | | \$1A | Reserved | | | | | | | | | | | \$19 | Reserved | | | | | | | | | | | \$18 | PORTB 27 | | \$17 | DDRB | DDB7 | DDB6 | DDB5 | DDB4 | DDB3 | DDB2 | DDB1 | DDB0 | 27 | | \$16 | PINB | PINB7 | PINB6 | PINB5 | PINB4 | PINB3 | PINB2 | PINB1 | PINB0 | 27 | | \$15 | Reserved | | | | | | | | | | | \$14 | Reserved | | | | | | | | | | | \$13 | Reserved | | | | | | | | | | | \$12 | PORTD | _ | PORTD 31 | | \$11 | DDRD | - | DDD6 | DDD5 | DDD4 | DDD3 | DDD2 | DDD1 | DDD0 | 31 | | \$10 | PIND | - | PIND6 | PIND5 | PIND4 | PIND3 | PIND2 | PIND1 | PIND0 | 31 | | \$0F | Reserved | | 1 11400 | 1 11400 | 111104 | TINDS | TINDZ | TINDI | 111100 | | | · | Reserved | | | | | | | | | | | \$09 | Reserved | | | | | | | | | | | \$08 | ACSR | ACD | - | ACO | ACI | ACIE | - | ACIS1 | ACIS0 | 25 | | | Reserved | ACD | - | 700 | ACI | ACIE | - | ACIOI | ACIOU | ۷۵ | | <br>\$00 | | | | | | | | | | | | \$00 | Reserved | | | | | | | | | | Notes: 1. For compatibility with future devices, reserved bits should be written to zero if accessed. Reserved I/O memory addresses should never be written. <sup>2.</sup> Some of the status flags are cleared by writing a logical one to them. Note that the CBI and SBI instructions will operate on all bits in the I/O register, writing a one back into any flag read as set, thus clearing the flag. The CBI and SBI instructions work with registers \$00 to \$1F only. # **Instruction Set Summary** | Mnemonics | Operands | Operands Description Operation | | Flags | #Clocks | |------------|-------------|----------------------------------------|-------------------------------------------------------|------------|---------------| | ARITHMETIC | AND LOGIC I | NSTRUCTIONS | | - L | | | ADD | Rd, Rr | Add two Registers | $Rd \leftarrow Rd + Rr$ | Z,C,N,V,H | 1 | | ADC | Rd, Rr | Add with Carry two Registers | $Rd \leftarrow Rd + Rr + C$ | Z,C,N,V,H | 1 | | SUB | Rd, Rr | Subtract two Registers | Rd ← Rd - Rr | Z,C,N,V,H | 1 | | SUBI | Rd, K | Subtract Constant from Register | Rd ← Rd - K | Z,C,N,V,H | 1 | | SBC | Rd, Rr | Subtract with Carry two Registers | Rd ← Rd - Rr - C | Z,C,N,V,H | 1 | | SBCI | Rd, K | Subtract with Carry Constant from Reg. | Rd ← Rd - K - C | Z,C,N,V,H | 1 | | AND | Rd, Rr | Logical AND Registers | Rd ← Rd • Rr | Z,N,V | 1 | | ANDI | Rd, K | Logical AND Register and Constant | $Rd \leftarrow Rd \bullet K$ | Z,N,V | 1 | | OR | Rd, Rr | Logical OR Registers | $Rd \leftarrow Rd v Rr$ | Z,N,V | 1 | | ORI | Rd, K | Logical OR Register and Constant | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | EOR | Rd, Rr | Exclusive OR Registers | Rd ← Rd⊕Rr | Z,N,V | 1 | | COM | Rd | One's Complement | Rd ← \$FF - Rd | Z,C,N,V | 1 | | NEG | Rd | Two's Complement | Rd ← \$00 - Rd | Z,C,N,V,H | 1 | | SBR | Rd,K | Set Bit(s) in Register | $Rd \leftarrow Rd \vee K$ | Z,N,V | 1 | | CBR | Rd,K | Clear Bit(s) in Register | $Rd \leftarrow Rd \bullet (FFh - K)$ | Z,N,V | 1 | | INC | Rd | Increment | Rd ← Rd + 1 | Z,N,V | 1 | | DEC | Rd | Decrement | Rd ← Rd - 1 | Z,N,V | 1 | | TST | Rd | Test for Zero or Minus | $Rd \leftarrow Rd \cdot Rd$ | Z,N,V | 1 | | CLR | Rd | Clear Register | Rd ← Rd⊕Rd | Z,N,V | 1 | | SER | Rd | Set Register | Rd ← \$FF | None | 1 | | BRANCH INS | | · · · · · · · · · · · · · · · · · · · | | . <u>.</u> | | | RJMP | k | Relative Jump | PC ← PC + k + 1 | None | 2 | | RCALL | k | Relative Subroutine Call | PC ← PC + k + 1 | None | 3 | | RET | | Subroutine Return | PC ← STACK | None | 4 | | RETI | | Interrupt Return | PC ← STACK | 1 | 4 | | CPSE | Rd,Rr | Compare, Skip if Equal | if (Rd = Rr) PC ← PC + 2 or 3 | None | 1/2 | | CP | Rd,Rr | Compare | Rd - Rr | Z, N,V,C,H | 1 | | CPC | Rd,Rr | Compare with Carry | Rd - Rr - C | Z, N,V,C,H | 1 | | CPI | Rd,K | Compare Register with Immediate | Rd - K | Z, N,V,C,H | 1 | | SBRC | Rr, b | Skip if Bit in Register Cleared | if (Rr(b)=0) PC ← PC + 2 or 3 | None | 1/2 | | SBRS | Rr, b | Skip if Bit in Register is Set | if (Rr(b)=1) PC ← PC + 2 or 3 | None | 1/2 | | SBIC | P, b | Skip if Bit in I/O Register Cleared | if (P(b)=0) PC ← PC + 2 or 3 | None | 1/2 | | SBIS | P, b | Skip if Bit in I/O Register is Set | if $(P(b)=1)$ PC $\leftarrow$ PC + 2 or 3 | None | 1/2 | | BRBS | s, k | Branch if Status Flag Set | if (SREG(s) = 1) then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRBC | s, k | Branch if Status Flag Cleared | if $(SREG(s) = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BREQ | k | Branch if Equal | if (Z = 1) then PC ← PC + k + 1 | None | 1/2 | | BRNE | k | Branch if Not Equal | if (Z = 0) then PC ← PC + k + 1 | None | 1/2 | | BRCS | k | Branch if Carry Set | if (C = 1) then PC ← PC + k + 1 | None | 1/2 | | BRCC | k | Branch if Carry Cleared | if (C = 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRSH | k | Branch if Same or Higher | if (C = 0) then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLO | k | Branch if Lower | if (C = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRMI | k | Branch if Minus | if $(N = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRPL | k | Branch if Plus | if $(N = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRGE | k | Branch if Greater or Equal, Signed | if $(N \oplus V = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRLT | k | Branch if Less Than Zero, Signed | if $(N \oplus V = 3)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRHS | k | Branch if Half Carry Flag Set | if (H = 1) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRHC | k | Branch if Half Carry Flag Cleared | if (H = 0) then PC $\leftarrow$ PC + k + 1 | None | 1/2 | | BRTS | k | Branch if T Flag Set | if $(T = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRTC | k | Branch if T Flag Cleared | if $(T = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRVS | k | Branch if Overflow Flag is Set | if $(V = 1)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRVC | k | Branch if Overflow Flag is Cleared | if $(V = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | BRIE | k | Branch if Interrupt Enabled | if (I = 1) then PC ← PC + k + 1 | None | 1/2 | | BRID | k | Branch if Interrupt Disabled | if $(I = 0)$ then $PC \leftarrow PC + k + 1$ | None | 1/2 | | DATA TRANS | | | 1 11 1 - 0) tilcii I 0 ← I 0 7 K T I | INOIIC | 1/2 | | LD | Rd,Z | Load Register Indirect | Rd ← (Z) | None | 2 | | ST | Z,Rr | Store Register Indirect | (Z) ← Rr | None | 2 | | MOV | Rd, Rr | Move Between Registers | Rd ← Rr | None | 1 | | LDI | Rd, K | Load Immediate | Rd ← K | None | 1 | | IN | Rd, R | In Port | Rd ← P | None | <u>'</u><br>1 | | OUT | P, Rr | Out Port | P ← Rr | None | <u>'</u><br>1 | | 001 | 1,131 | Out i Oit | 1 - 1/1 | INOLIC | ı | # **Instruction Set Summary (Continued)** | Mnemonics | Operands | Description | Operation | Flags | #Clocks | |--------------|-------------|--------------------------------|---------------------------------------------------------------|---------|---------| | BIT AND BIT- | TEST INSTRU | CTIONS | | | | | SBI | P,b | Set Bit in I/O Register | I/O(P,b) ← 1 | None | 2 | | CBI | P,b | Clear Bit in I/O Register | I/O(P,b) ← 0 | None | 2 | | LSL | Rd | Logical Shift Left | $Rd(n+1) \leftarrow Rd(n), Rd(0) \leftarrow 0$ | Z,C,N,V | 1 | | LSR | Rd | Logical Shift Right | $Rd(n) \leftarrow Rd(n+1), Rd(7) \leftarrow 0$ | Z,C,N,V | 1 | | ROL | Rd | Rotate Left Through Carry | $Rd(0)\leftarrow C,Rd(n+1)\leftarrow Rd(n),C\leftarrow Rd(7)$ | Z,C,N,V | 1 | | ROR | Rd | Rotate Right Through Carry | $Rd(7)\leftarrow C,Rd(n)\leftarrow Rd(n+1),C\leftarrow Rd(0)$ | Z,C,N,V | 1 | | ASR | Rd | Arithmetic Shift Right | $Rd(n) \leftarrow Rd(n+1), n=06$ | Z,C,N,V | 1 | | SWAP | Rd | Swap Nibbles | $Rd(30) \leftarrow Rd(74), Rd(74) \leftarrow Rd(30)$ | None | 1 | | BSET | S | Flag Set | SREG(s) ← 1 | SREG(s) | 1 | | BCLR | S | Flag Clear | $SREG(s) \leftarrow 0$ | SREG(s) | 1 | | BST | Rr, b | Bit Store from Register to T | $T \leftarrow Rr(b)$ | Т | 1 | | BLD | Rd, b | Bit load from T to Register | Rd(b) ← T | None | 1 | | SEC | | Set Carry | C ← 1 | С | 1 | | CLC | | Clear Carry | C ← 0 | С | 1 | | SEN | | Set Negative Flag | N ← 1 | N | 1 | | CLN | | Clear Negative Flag | N ← 0 | N | 1 | | SEZ | | Set Zero Flag | Z ← 1 | Z | 1 | | CLZ | | Clear Zero Flag | Z ← 0 | Z | 1 | | SEI | | Global Interrupt Enable | I ← 1 | I | 1 | | CLI | | Global Interrupt Disable | I ← 0 | 1 | 1 | | SES | | Set Signed Test Flag | S ← 1 | S | 1 | | CLS | | Clear Signed Test Flag | S ← 0 | S | 1 | | SEV | | Set Twos Complement Overflow | V ← 1 | V | 1 | | CLV | | Clear Twos Complement Overflow | V ← 0 | V | 1 | | SET | | Set T in SREG | T ← 1 | Т | 1 | | CLT | | Clear T in SREG | T ← 0 | Т | 1 | | SEH | | Set Half Carry Flag in SREG | H ← 1 | Н | 1 | | CLH | | Clear Half Carry Flag in SREG | H ← 0 | Н | 1 | | NOP | | No Operation | | None | 1 | | SLEEP | | Sleep | (see specific descr. for Sleep function) | None | 3 | | WDR | | Watch Dog Reset | (see specific descr. for WDR/timer) | None | 1 | # Ordering Information<sup>(1)</sup> | Speed (MHz) | Power Supply | Ordering Code | Package | Operation Range | |-------------|--------------|----------------|---------|-----------------| | 4 | 2.7 - 6.0V | AT90S1200-4PC | 20P3 | Commercial | | | | AT90S1200-4SC | 20S | (0°C to 70°C) | | | | AT90S1200-4YC | 20Y | | | | | AT90S1200-4PI | 20P3 | Industrial | | | | AT90S1200-4SI | 20S | (-40°C to 85°C) | | | | AT90S1200-4YI | 20Y | | | 12 | 4.0 - 6.0V | AT90S1200-12PC | 20P3 | Commercial | | | | AT90S1200-12SC | 20S | (0°C to 70°C) | | | | AT90S1200-12YC | 20Y | | | | | AT90S1200-12PI | 20P3 | Industrial | | | | AT90S1200-12SI | 20S | (-40°C to 85°C) | | | | AT90S1200-12YI | 20Y | | Note: 1. Order AT90S1200A-XXX for devices with the RCEN fuse programmed. | Package Type | | | |--------------|-------------------------------------------------------------------|--| | 20P3 | 20-lead, 0.300" Wide Plastic Dual Inline Package (PDIP) | | | 20\$ | 20-lead, 0.300" Wide, Plastic Gull-Wing Small Outline (SOIC) | | | 20Y | 20-lead, 5.3 mm Wide, Plastic Shrink Small Outline Package (SSOP) | | # **Packaging Information** **20P3,** 20-lead, 0.300" Wide, Plastic Dual Inline Package (PDIP) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-001 BA **20S**, 20-lead, 0.300" Wide, Plastic Gull-Wing Small Outline (SOIC) Dimensions in Inches and (Millimeters) **20Y,** 20-lead, 5.3 mm Wide, Plastic Shrink Small Outline Package (SSOP) Dimensions in Millimeters and (Inches) ## **Atmel Headquarters** Corporate Headquarters 2325 Orchard Parkway San Jose, CA 95131 TEL (408) 441-0311 FAX (408) 487-2600 #### Europe Atmel U.K., Ltd. Coliseum Business Centre Riverside Way Camberley, Surrey GU15 3YL England TEL (44) 1276-686-677 FAX (44) 1276-686-697 #### Asia Atmel Asia, Ltd. Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimhatsui East Kowloon Hong Kong TEL (852) 2721-9778 FAX (852) 2722-1369 #### Japan Åtmel Japan K.K. 9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan TEL (81) 3-3523-3551 FAX (81) 3-3523-7581 ### **Atmel Operations** Atmel Colorado Springs 1150 E. Cheyenne Mtn. Blvd. Colorado Springs, CO 80906 TEL (719) 576-3300 FAX (719) 540-1759 # Atmel Rousset Zone Industrielle 13106 Rousset Cedex France TEL (33) 4-4253-6000 FAX (33) 4-4253-6001 > Fax-on-Demand North America: 1-(800) 292-8635 International: 1-(408) 441-0732 e-mail literature@atmel.com Web Site http://www.atmel.com BBS 1-(408) 436-4309 #### © Atmel Corporation 1999. Atmel Corporation makes no warranty for the use of its products, other than those expressly contained in the Company's standard warranty which is detailed in Atmel's Terms and Conditions located on the Company's web site. The Company assumes no responsibility for any errors which may appear in this document, reserves the right to change devices or specifications detailed herein at any time without notice, and does not make any commitment to update the information contained herein. No licenses to patents or other intellectual property of Atmel are granted by the Company in connection with the sale of Atmel products, expressly or by implication. Atmel's products are not authorized for use as critical components in life support devices or systems. Marks bearing ® and/or <sup>™</sup> are registered trademarks and trademarks of Atmel Corporation. Printed on recycled paper.